Date: 23/09/10

#### **EXPERIMENT #7**

#### DIGITAL TO ANALOG CONVERSION

#### **I OBJECTIVES**

To understand the concepts in Digital to Analog conversion and be able to design build and test a simple Digital to Analog Converter circuit to meet given specifications.

#### II INTRODUCTION

In this experiment, you will use your knowledge of Superposition and Thevenin's theorems to analyze a popular digital to analog conversion circuit. This circuit is similar to those found in CD and DVD players and in computer sound cards. It has the ability to convert a set of bits (which each occupy one of two states) into a continuous analog signal (which may occupy many intermediate states) representing sound. The bits are stored as logic levels on data buses inside a computer, as pits on the surface of a CD, or as the state of switches in this lab.

#### III COMPONENTS AND INSTRUMENTATION

Digital to uni-polar analog conversion will be the focus of the experiment. For this purpose, DAC0808 and a general purpose op-amp  $\mu$ A-741 will be utilised. Apart from these, resistors, potentiometer (for nulling offset in opamp) will be needed. For measurement, use a two channel oscilloscope and/ or a digital multimeter.

#### IV Theory of Digital to analog conversion

The CD player must accomplish the inverse action and produce an analog voltage level given the binary number. The equation it implements is

$$V_{analog} = \frac{B}{2^N} V_{ref}$$



Fig. 7.1 Pin diagram of DAC0808

As an example, a 3-bit CD player using a  $V_{ref}$  of 8.0V and reading binary values 111, 100, 001, 101 would output analog voltages of

$$\frac{7}{2^3} \times 8$$
,  $\frac{4}{2^3} \times 8$ ,  $\frac{1}{2^3} \times 8$ ,  $\frac{5}{2^3} \times 8 = (7,4,1,5)V$ 

(Do you see that B is the decimal equivalent of the 3-bit binary input and  $V_{ref}$  is simply a scaling factor with units of Volts?)

A circuit that can accomplish this conversion is shown in Fig.6.1, where binary digits are represented by switches. By hand, analyze the circuit but alter the switches so that the circuit input is a binary 111 (i.e. all switches are set to 8.0V) and find  $V_{out}$ . Use superposition to solve. This will require drawing three separate circuits. For each of these three circuits, solve using Norton/ Thevenin source transforms and resistor simplification. (show your work, on additional sheets).



Fig. 7.2 A R-2R ladder circuit demonstrating digital to analog conversion

#### III PREPARATION

Q1. What is Vout for a input of binary 101?

Q2. By superposition, you now know the contribution of each bit makes to Vout!

Ans. Contribution of MSB (B<sub>2</sub>) is ...4...

Contribution of next MSB (B<sub>1</sub>) is .2.V...

Contribution of LSB (B<sub>0</sub>) is ......

Q3. For instance, the output for an input of 011 by superposition is your output for 001 plus your output for 010 (i.e. 001 + 010 = 011). For your pre-work finish filling out the following table.

Ans.

(rough work/ calculations may be done on additional sheet)

Binary Decimal  $B_2$ B Bo Vout predicted input equivalent (V) Gnd Gnd 000 0 Gnd 0.0 Gnd Gnd 8 V 001 1 1.0 Gnd 8 V Gnd 010 2 2.0 Gnd 8 V 8 V 110 3 3.0 8 V Gnd Gnd 100 4 4.0 8 V 8 V Gnd 101 5.0 5

110

111

6

7

6.0

 $V_{fs}=7.0$ 

Table 6.1 Vout for different input settings in Fig.6.2

#### Note: DAC Resolution

For an N-bit digital to analog converter (DAC) whose voltage range is b (volts) to a (volts), the RESOLUTION of the converter is given by the following expression:

Resolution =  $|b - a|/2^N$ 

{This is the same as  $V_{fs}$  /(2<sup>N</sup> -1) where  $V_{fs}$  is the analog voltage when all the input bits are at logical '1'. This is also called as the **step size**.}

For example: A 2-bit converter, with a range of 0 to 10 volts, has a resolution: Resolution =  $|0 - 10|/2^2 = 2.5 \text{ V}$ .

Q4. Consider a 8-bit D/A converter shown in Fig.6.3. Consider  $V_{ref}=5V$  and  $R_1=R_2=R_3=R=10k\Omega$ . The output voltage of DAC is given by  $V_0=-B\times\left(\frac{R3}{R}\right)\times\frac{Vref}{2^8}$ . How many discrete output voltages can this circuit render?

Ans. No. of discrete output voltages =  $2^8=256$ .

Q5. What is the smallest increment by which you can change the output voltage (as a p.u. of V<sub>ref</sub>)?

Ans. 256

Q6. What is the full scale voltage  $V_{fs}$  for this DAC?

8 V

8 V

8 V

8 V

Gnd

8 V

Ans.  $V_{1S} = -\left(2^{8}-1\right)\left(\frac{10K}{10K}\right) \times \frac{5}{2^{8}} = -4.98 \text{ V}. \quad \text{(after amplification of the content of the conten$ 



Fig. 7.3 Uni-polar 8-bit digital to analog conversion using DAC0808

Q7. Calculate the analog output for the eleven input words below at one second intervals, with  $V_{ref}$  = +5.0 V: 0000 0000; 0011 0011; 0110 0110; 1001 1010; 1100 1101; 1111 1111; 1100 1101; 1001 1010; 0110 0110; 0000 0000; 0011 0011 and 0110 0110. Write the values as a sequence.



Plot this analog data (on y-axis) with time in seconds on x-axis.

#### **IV EXPLORATIONS**

**4.1** From the reference information (given in section III) for DAC0808, **draw a neat circuit diagram** for converting a 8-bit digital signal to a uni-polar analog signal, showing all the pin connections. (Pay attention to

the power supply levels and LSB and MSB positions.) The circuit should also contain the offset nulling feature in the op-amp part.



**4.2 Design calculations:** Given the reference voltage  $(V_{ref+})$  and the full-scale voltage  $(V_{fs})$ , compute the other data needed to build the circuit.  $(V_{fs})$  is the output voltage when all the input bits are at logical '1').

Design data:  $V_{fs} = 12 \text{ V}$ ;  $V_{ref+} = 5 \text{ V}$  and  $R_1 = R_2 = R = 10 \text{ k}\Omega$ .

Compute R<sub>3</sub>

Build the above circuit. Connect the necessary supplies and the reference voltage.

Firstly set all the input bits to zero. After switching on the power supply, check the output voltage of the opamp. Adjust the knob of  $10k\Omega$  potentiometer (between pins 1 and 5 of op-amp 741) to give the minimum magnitude of output offset voltage. Note the output offset voltage, if it is not zero. This is the zero error that you need to take into account in your analog measurements. Keep the offset adjustment potentiometer in this position undisturbed through the entire experiment.

Measurements: Set the input bits (to zero or V<sub>ref</sub>) and measure the output voltage for each setting. Record it in Table 6.2 after correcting for zero error. Also compute the error (%) which is given by

$$\%error = \frac{V_{out}(predicted) - V_{out}(measured)}{V_{out}(predicted)} \times 100$$

$$0.028 \text{ V}$$

Table 6.2 Digital to analog conversion - set of measurements

| Binary input (logical '0' or '1') |    |    |    |    |    |    |            | V <sub>out</sub> (predicted) | V <sub>out</sub> (measured) | % error |
|-----------------------------------|----|----|----|----|----|----|------------|------------------------------|-----------------------------|---------|
| <b>b</b> 7                        | b6 | b5 | b4 | b3 | b2 | b1 | <b>b</b> 0 | V                            | V                           |         |
| 0                                 | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0                            | 0                           | -       |
| 0                                 | 0  | 0  | 0  | 0  | 1  | 0  | 0          | -D·188                       | -0.185                      | 1.596   |
| 0                                 | 0  | 0  | 1  | 0  | 1  | 0  | 0          | -0.94                        | -0.95                       | 1.064   |
| 0                                 | 1  | 0  | 1  | 0  | 1  | 0  | 0          | -3.95                        | -3.912                      | 0.96    |
| 1                                 | 1  | 0  | 1  | 0  | 1  | 0  | 0          | -9.98                        | -9672                       | 3.086   |
| 1                                 | 1  | 0  | 1  | 0  | 1  | 0  | )          | -10.02                       | -9.716                      | 3.034   |
| 1                                 | 1  | 0  | 1  | 0  | 1  | 1  | 1          | -10-12                       | -9.809                      | 3.073   |
| 1                                 | 1  | 1  | t  | 0  | 1  | 1  | 1          | -11.63                       | -11.24                      | 3.35    |
| 0                                 | 1  |    | 1  | 1  | 1  | 1  | 0          | -5.93                        | -545                        | 8.09    |
| 1                                 | 1  | 1  | 1  | 1  | 1  | 1  | 1          | V <sub>fs</sub> = -12.00     | V <sub>fs</sub> = -11.25    | 6.25    |

Plot the predicted transfer characteristics i.e., Vo (analog) vs. Vin (decimal equivalent of digital input) on a normal graph sheet. Add the measured results to the graph. (For clarity, use a continuous line without marker for predicted plot and only a \* marker with no line for the measured points).

 $Vin = \frac{B}{a^N} \text{ Vief} = \frac{B}{a^8} (12)$ 

Comment on the error. Suggest the possible sources of error in your report.

The % error seems to be higher for higher values of binary input. Sources of error - resolution of DAC is not small enough for a satisfactory output deviation.

### V. INFERENCE / CONCLUSIONS

- · A simple digital to analog convexter circuit is designed and built to meet the given specifications
- · With a Vref of 12V, the given 8-bit DAC can produce analog voltages between 600 and 12V, with a resolution of 0.046875 V between two consecutive bivary inputs.
  - . The output of DAC is passed through a buffer amplifier stage to prevent loading effect.
  - It is said to be unipolar, since the output only swings in the positive range of voltage (0 to Vest).

|    | Integrated Circuits Lab |        |                  |  |  |  |  |
|----|-------------------------|--------|------------------|--|--|--|--|
|    |                         | Credit | Maximum<br>Marks |  |  |  |  |
|    | Preparation             | 9      | 5                |  |  |  |  |
| de | Experimentation         | 10     | 10               |  |  |  |  |
|    | Reporting               | 5      | 5                |  |  |  |  |
|    | Total Marks             | 20     | 20               |  |  |  |  |



 $V_{AL} = (201) \left(\frac{8}{4ac}\right) = 4T^{\frac{1}{2}}$ 

Jolving the R-2R ladder using Thevenin's aircuit & Superposition:

## i) Assume only Bo = 1 (LSB).



$$V_{TH} = \left(\frac{8}{20K}\right)(10K) = 4V$$

.. The circuit becomes



$$V_{TH} = \left(\frac{4}{20K}\right) (10K) = 2V$$



$$\frac{1}{2} \cdot \frac{1}{2} \cdot \frac{1}$$

MIRES OF YELLOW HE



voing resistance simplification,



$$V_{TH} = \left(\frac{8}{20K}\right) (10K) = 4V$$

.. The circuit becomes,

= 2 V , 23 record from set .

as the despit becomes

$$VI = (301) \left(\frac{\Sigma}{30S}\right) = \frac{1}{300} ...$$

# iii) Assume only &= 1 (MSB):



This circuit after resistance simplification lookelike this:



$$\frac{1}{100} = \left(\frac{8}{200}\right) (100) = 40$$

Two

| BIT      | Contribution |  |  |
|----------|--------------|--|--|
| B2 (MSB) | 47           |  |  |
| 8,       | 24           |  |  |
| Bo (L98) | IV           |  |  |